FET Bias

# FET SMALL SIGNAL ANALYSIS

#### 10.1 Introduction

Field effect transistor amplifiers provide an excellent voltage gain with the added advantage of a high input impedance. There are three basic FET circuit configurations: Common source, common drain, and common gate. These are similar to the bipolar transistor common emitter, common collector and common base circuits, respectively. The only difference is that BJT controls a large output (collector) current by means of a relative small input (base current), whereas, FET controls an output (drain) current by means of small input (gate) voltage. It is important to note that in both the cases the dutput current is the controlled variable.

In this chapter we are going to study low frequency equivalent circuit and analysis of common source and common drain amplifiers. Later part of this chapter is devoted to high frequency equivalent circuit of FET.

#### 10.2 JFET as an Amplifier

Field-effect transistor amplifier circuits use the voltage-controlled nature of the cteristics on graph page JFET. In the pinch-off region, I<sub>D</sub> depends (approximately) only on V<sub>GS</sub>.

Let us discuss the use of the JFET as an amplifier by considering the common-source circuit, shown in the Fig. 10.1.



Fig. 10.1 Common source circuit

it, circuit for which  $= 0.8 \, mA \, using$ 

very large capacitancel,

(May-2)

(Dec.2)

= 20 mA and  $V_P = -6V$ 

ne operating point on abut istics and find the value ifier is used to man f 3 V P-P.

E.D.C.-

The voltage V<sub>GG</sub> provides the necessary reverse-bias between gate and source of the The voltage  $V_{GG}$  provides the necessary of the Volt-ampere characteristics of the JFET is as JFET. The signal to be amplified is  $V_s$ . The volt-ampere characteristics of the JFET is as shown in Fig. 10.2.



Fig. 10.2 Volt-ampere characteristics of JFET

On the output characteristics, a load line corresponding to  $V_{DD} = 40 \text{ V}$  and  $R_D = 8 \text{ k}\Omega$  is constructed. The transistor is biased at point Q and results in  $V_{DSQ} = 20\text{ V}$ 

Assuming that the signal voltage  $V_s$  is a sinusoid of peak voltage  $V_m = 0.5 \text{ V}$ , this signal is superimposed on the quiescent level. The instantaneous gate-to source voltage

$$V_{gs} = V_s - V_{GG}$$

The resulting waveforms for  $i_D$  and  $V_{DS}$  are as shown in Fig. 10.2.

Both quantities, i<sub>D</sub> and V<sub>DS</sub>, can be considered as sinusoids superimposed on the decision of the decision o values.

Then 
$$V_{GS} = -V_{GG} + V_{gs} = -1.5 + 0.5 \sin \omega t$$

$$i_D = I_{dQ} + i_d = 2.70 + 0.5 \sin \omega t \quad mA$$
Then that the output signal is  $V_{DS} = V_{DSO} + V_{A} = 20$ 

 $V_{out} = V_{DS} = V_{DSQ} + V_{ds} = 20 - 4 \sin \omega t$ We observe that the output signal is greater than the input signal, thus indicating amplification,

E.D

[4.0

mid sinu close load half-

10.3

shift

П for JF JEET I W

voltag detern

We amplifi gm.

The

It de

**JFET** 

Fig. 1 by V<sub>gs</sub> is

Fig. 10.3

sis

the

is as

The magnitude of the voltage gain | A<sub>v</sub> | is the ratio of the output ac signal amplitude to 5 VI. The magnitude of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VI. The contract of the output ac signal amplitude to 5 VII. The contract of the output ac signal amplitude to 5 VII. The contract of the output ac signal amplitude to 5 VII. The contract of the output ac signal amplitude to 5 VII. The contract of the output ac signal amplitude to 5 VII. The contract of the output ac signal amplitude to 5 VII. The contract of the output ac signal amplitude to 5 VII. The contract of the output ac signal amplitude to 5 VII. The contract of the output ac signal amplitude to 5 VII. The contract of the output ac signal amplitude to 5 VII. The contract of the output ac signal amplitude to 5 VII. The contract of the output ac signal amplitude to 5 VII. The contract of the output ac signal amplitude to 5 VII. The contract of 5 VIII. The contract of 5 VIII. The contract of 5 VIII. [4.0 V] to the input ac signal amplitude [0.5 V]. Then, in this example,

$$|A_v| = \frac{4.0}{0.5} = 8$$

Note that the quiescent operating point Q is selected to be approximately the midpoint of the load line. This gives undistorted output, i.e. output waveform is sinusoidal when the input signal is sinusoidal. If the operating point is selected either close to the ohmic region or near the pinch-off voltage, i.e. at the one of the ends of the load line, the output sinusoid would be clipped during either the positive or negative half-cycles of the input signal. In case of common-source circuit of JFET, there is a phase shift of 180° between the input and output sinusoidal voltages.

### 10.3 JFET Low Frequency Small Signal Model

The JFET parameters are the major components of low frequency small signal model for JFET. Hence before examining the low frequency small signal model we recall the JFET parameters that we have studied earlier in chapter 8.

We know, that drain to source current of JFET is controlled by gate to source voltage. The change in the drain current due to change in gate to source voltage can be determined using the transconductance factor  $g_m$ . It is given as ... (10.1)

$$\Delta I_{d} = g_{m} \Delta V_{GS} \qquad ... (10.1)$$

We know that, in BJT the relation between an output and input quantity is given by amplification factor  $\beta$ , whereas in JFET this relation is given by transconductance factor

The another important parameter of JFET is drain resistance  $\boldsymbol{r}_{d}$  . It is given by

neter of ) EP 
$$\frac{\Delta V_{DS}}{\Delta I_{D}} = constant$$
 .... (10.2)

It determines the output impedance  $Z_o$  of the JFET amplifier.

### JFET Low Frequency Equivalent Circuit

Fig. 10.3 shows the small signal low frequency equivalent circuit. The relation of I<sub>d</sub> by  $V_{gs}$  is included as a current source  $g_m V_{gs}$  connected from drain to source. The input impedance is represented by the since gate current IG is zero. The output impedance is represented by



Fig. 10.3 JFET low frequency equivalent circuit

r<sub>d</sub> from drain to source. Note that lower case subscripts represent ac levels.

nus indicating

0 V and

 $_{\rm SQ} = 20 \, \rm V$ 

0.5 V, this

rce voltage

ed on the do

## 10.4 Common Source Circuit

In common source amplifier circuit input is applied between gate and source a In common source amplifier circuit in the following sections we see the low output is taken from drain and source. In the following sections with different to the low output is taken from drain and source configuration with different to the low output is taken from drain and source. frequency equivalent circuits for common source configuration with different biasis techniques.

#### 10.4.1 JFET with Fixed Bias

Fig. 10.4 shows common source amplifier with fixed bias. The coupling capacitor and C2 which are used to isolate the dc biasing from the applied ac signal, act, as a sho circuits for the ac analysis.



Fig. 10.4 Common source JFET amplifier with fixed bias

Fig. 10.5 shows the low frequency equivalent model for the common some amplifier circuit with fixed bias. It is drawn by replacing:

- · All capacitors and dc supply voltages with short circuits. and,
- JFET with its low frequency equivalent circuit.



Fig. 10.5 ac equivalent model for the common source amplifier circuit with fixed bias ow, we see the input impact. Now, we see the input impedance output impedance and voltage gain of the all del. model.

## Input impedance Zi:

Looking into Fig. 10.5 we can say that,

the

im

an

The 180° be

#### ignal Analysis

nd source and e see the low fferent biasing

ng capacitor C , act, as a short

common source

ith fixed bias gain of the above E.D.C.-I 615

FET Small Signal Analysis

 $Z_i = R_G$ 

Output Impedance Zo:

... (10.3)

The output impedance  $Z_0$  is the impedance measured looking from the output side with input voltage  $(V_i)$  equal to 0. As  $V_i = 0$ 

$$V_{gs} = 0$$
 and hence  $g_m V_{gs} = 0$ .



Fig. 10.6

The gm Vgs = 0 allows current source to be replaced by an open circuit, as shown in the Fig. 10.6. Therefore the output impedance is

$$Z_{o} = R_{D} || r_{d}$$
 ...(10.4)

If the resistance r<sub>d</sub> is sufficiently large compared to R<sub>D</sub> then we say that the output impedance is approximately equal to R<sub>D</sub>.

$$Z_o \approx R_D \qquad :: r_d >> R_D \qquad ... (10.5)$$

Voltage Gain Av:

The voltage gain  $A_v = \frac{V_0}{V_0}$ 

Looking at Fig. 10.5 we can write

... (10.6)

 $V_o = -g_m V_{gs} (r_d || R_D)$ 

As we know  $V_i = V_{gs}$  we can write ...(10.7)

 $V_o = -g_m V_i (r_d || R_D)$ 

 $A_{v} = \frac{V_{o}}{V_{i}}$ ... (10.8)

 $= -g_{m} (r_{d} || R_{D})$ 

and if  $r_d >> R_D$ 

The negative sign in the equation for  $A_v \approx -g_m R_D$ between input and contraction for  $A_v$  clearly indicates there is a phase shift of 180° between input and output voltages.

Table 10.1 summarizes performance of common source amplifier with fixed bias

| Parameter      | Exact                                                 | With $r_d \gg R_D$              |
|----------------|-------------------------------------------------------|---------------------------------|
| mon Zi lool be | R <sub>G</sub>                                        | $R_{G}$                         |
| Z <sub>o</sub> | $R_D    r_d$                                          | R <sub>D</sub>                  |
| A <sub>v</sub> | - g <sub>m</sub> ( R <sub>D</sub>    r <sub>d</sub> ) | - g <sub>m</sub> R <sub>D</sub> |

**Table 10.1** 

Ex. 10.1: For the circuit shown in Fig. 10.7. Determine i) Input impedance ii) Output impedance and iii) Voltage gain.



Fig. 10.7

Sol.: i) From equation 10.3 we have

$$Z_i = R_G$$
$$= 1M\Omega$$

ii) From equation 10.4 we have

$$Z_o = r_d || R_D$$
  
= 50 K || 5.1 K  
= 4628 O

iii) Voltage Gain  $A_v$ : From equation 10.8 we have

$$A_{v} = -g_{m} (r_{d} || R_{D})$$
  
=  $-2 \text{ mS} (50 \text{ K} || 5.1 \text{ K})$   
=  $-2 \text{ mS} (4628)$   
=  $-9.256$ 

E.D.C.-I

Ex. 10.2:

Sol.: i) g

From e

ii) r<sub>d</sub>:

iii) Z<sub>i</sub>: From

iv) Zo: From

v) A<sub>v</sub>: From